INTEGRATED CIRCUITS



Objective specification File under Integrated Circuits, IC19 1998 Feb 09





#### **Objective specification**

**TZA3004HL** 

# SDH/SONET data and clock recovery unit STM1/4 OC3/12

#### FEATURES

- Data and clock recovery up to 622 Mbits/s (STM1/OC3 and STM4/OC12)
- Differential data input with 2.5 mV peak-to-peak typical sensitivity
- Differential CML (Current-Mode Logic) data and clock outputs with 50  $\Omega$  driving capability
- Adjustable CML output level
- Loop mode for system testing
- BER related LOS detection
- Few external components needed
- LQFP48 plastic package
- Power dissipation typical 370 mW
- Single supply voltage.

#### **ORDERING INFORMATION**

#### DESCRIPTION

The TZA3004HL is a data and clock recovery IC intended for use in SDH (Synchronous Digital Hierarchy) and SONET (Synchronous Optical Network) systems. The circuit recovers data and extracts the clock signal from an incoming bitstream up to 622 Mbits/s. It can be configured for use in STM1/OC3 and STM4/OC12 systems.

#### **APPLICATIONS**

 Data and clock recovery in STM1/OC3 and STM4/OC12 transmission systems (up to 622 Mbits/s).

| TYPE PACKAGE |        |                                                                                  |          |  |
|--------------|--------|----------------------------------------------------------------------------------|----------|--|
| NUMBER       | NAME   | DESCRIPTION                                                                      | VERSION  |  |
| TZA3004HL    | LQFP48 | plastic low profile quad flat package; 48 leads; body $7 \times 7 \times 1.4$ mm | SOT313-2 |  |

#### **BLOCK DIAGRAM**



## TZA3004HL

#### PINNING

| SYMBOL          | PIN | DESCRIPTION                                       |
|-----------------|-----|---------------------------------------------------|
| ENL             | 1   | loop mode enable input (active low)               |
| GND             | 2   | ground                                            |
| CLOOP           | 3   | clock output in loop mode (differential)          |
| CLOOPQ          | 4   | inverted clock output in loop mode (differential) |
| GND             | 5   | ground                                            |
| DLOOP           | 6   | data output in loop mode (differential)           |
| DLOOPQ          | 7   | inverted data output in loop mode (differential)  |
| GND             | 8   | ground                                            |
| REF19           | 9   | reference frequency select input (see Table 2)    |
| GND             | 10  | ground                                            |
| GND             | 11  | ground                                            |
| LOCK            | 12  | phase lock detection output                       |
| i.c             | 13  | internally connected (leave open)                 |
| GND             | 14  | ground                                            |
| CAPUPQ          | 15  | external loop filter capacitor                    |
| CAPDOQ          | 16  | external loop filter capacitor return             |
| GND             | 17  | ground                                            |
| i.c.            | 18  | internally connected (leave open)                 |
| i.c.            | 19  | internally connected (leave open)                 |
| GND             | 20  | ground                                            |
| CREF            | 21  | reference clock input (differential)              |
| CREFQ           | 22  | inverting reference clock input (differential)    |
| GND             | 23  | ground                                            |
| REF39           | 24  | reference frequency select input (see Table 2)    |
| V <sub>EE</sub> | 25  | negative supply voltage                           |
| GND             | 26  | ground                                            |
| V <sub>EE</sub> | 27  | negative supply voltage                           |
| V <sub>EE</sub> | 28  | negative supply voltage                           |
| GND             | 29  | ground                                            |
| SEL155          | 30  | STM mode select input (see Table 1)               |
| V <sub>EE</sub> | 31  | negative supply voltage                           |
| GND             | 32  | ground                                            |
| DIN             | 33  | data input (differential)                         |
| DINQ            | 34  | inverting data input (differential)               |
| GND             | 35  | ground                                            |
| i.c.            | 36  | internally connected (leave open)                 |
| PC              | 37  | negative power supply control signal output       |
| GND             | 38  | ground                                            |
| LOS             | 39  | loss-of-signal detection output                   |
| i.c.            | 40  | internally connected (leave open)                 |

| SYMBOL | PIN | DESCRIPTION                                                                     |
|--------|-----|---------------------------------------------------------------------------------|
| GND    | 41  | ground                                                                          |
| DOUT   | 42  | data output in normal mode (differential)                                       |
| DOUTQ  | 43  | inverted data output in normal mode (differential)                              |
| GND    | 44  | ground                                                                          |
| COUT   | 45  | clock output in normal mode (differential)                                      |
| COUTQ  | 46  | inverted clock output in normal mode (differential)                             |
| GND    | 47  | ground                                                                          |
| AREF   | 48  | reference voltage input for controlling voltage swing on data and clock outputs |



#### FUNCTIONAL DESCRIPTION

The TZA3004HL recovers data and clock signals from an incoming high speed bitstream. The input signal on DIN, DINQ is buffered and amplified by the input circuitry.

The signal is then fed to the Alexander phase detector where the phase of the incoming data is compared with that of the internal clock. If the signals are out of phase, the phase detector generates (UP or DOWN) correction pulses that shift the phase of the VCRO (Voltage Controlled Ring Oscillator) output in discrete amounts,  $\Delta \phi$ , until the clock and data signals are in phase. The technique used is based on principles first proposed by J.D.H. Alexander, hence the phase detector's name.

The eye pattern of the incoming data is sampled at three instants A, T and B (see Fig.3). When clock and data signals are synchronized (locked), A is in the centre of the data bit, T is in the vicinity of the next transition, and B is in the centre of the bit following the transition. If the same level is recorded at both A and B, a transition has not occurred and no action is taken regardless of the value at T. If A and B are different, however, a transition has occurred and the phase detector uses the value at T to determine whether the clock was too early or too late with respect to the data transition. If A and T are the same, but different from B, the clock was too early and needs to be slowed down a little. The Alexander phase detector then generates a DOWN pulse which stretches a single output pulse from the ring oscillator by approximately 0.25% (or 4 ps in STM4 mode; 4 ps is 0.25% of the 1.608 ns bit period). This forces the VCRO to run at a slightly lower frequency for one bit period. The phase of the clock is thus shifted fractionally with respect to the data.

If, on the other hand, B and T are the same but different from A, the clock was too late and needs to be speeded up for synchronization. The phase detector generates an UP pulse forcing the VCRO to run at a slightly higher frequency (+0.25%) for one bit period. The phase of the clock is shifted with respect to the data (as above, but in the opposite direction). Only the proportional path is active while these phase adjustments are being made. Because the instantaneous frequency of the VCRO can be changed only in one of two discrete steps (±0.25%), this type of loop is also known as a Bang/Bang PLL.

If not only the phase but also the frequency of the VCRO is incorrect, a long train of UP or DOWN pulses will be generated. This pulse train is integrated to generate a control voltage that is used to shift the centre frequency of the VCRO. Once the correct frequency has been established, the phase will need to be adjusted for synchronization. The proportional path adjusts the phase of the clock signal, while the integrating path adjusts the centre frequency.

The frequency window detector checks that the VCRO frequency is within a 1000 ppm (parts per million) window around the required frequency. It compares the output of frequency divider 2 with the reference frequency at CREF, CREFQ (19.44 MHz or 38.88 MHz as available; see Table 2). If the VCRO frequency is found to be outside this window, the frequency window detector disables the Alexander phase detector and forces the VCRO output to a frequency within the window. The phase detector then starts acquiring lock again. Because of the loose coupling (1000 ppm), the reference frequency doesn't need to be highly accurate or stable. Any crystal based oscillator that generates a reasonably accurate frequency (e.g. 100ppm) will do.

Since sampling point A is always in the centre of the eye pattern when the data and clock signals are in phase (locked), the values recorded at this point are taken as the retrieved data. The data and clock signals are available at the CML output buffers, which are capable of driving a 50  $\Omega$  load.



#### **Power Control (PC)**

The TZA3004HL contains an on-board voltage regulator. An external power transistor is needed to deliver supply current,  $I_{EE}$ , to this circuit. The required external circuit is straightforward, and can be built using a few components. A suitable circuit is depicted in Fig.4. A different configuration could be used, as long as the power supply rejection ratio is greater than 60 dB for all frequencies. The inductor is a (lossy) 1  $\mu$ H RF-choke (EMI) with an impedance greater than 50  $\Omega$  at frequencies higher than 2 MHz. Any transistor with a  $\beta$  > 100 and enough current sink capability can be used.

The TZA3004HL can also be used with a -5V or -5.2V supply voltage. The only adaption that has to be made to the Power Control circuit is resistor R of  $2\Omega$ . This should be 6.8 $\Omega$  with a -5V supply and 8.2 $\Omega$  with a -5.2V supply.

### BAND GAP Ь REFERENCE POWER CONTROL VEE PC 100 nF ╢ 2Ω $\beta > 100$ 20 1 kΩ kΩ 1 μH -4.5 V MGK141 Fig.4 Schematic diagram of TZA3004HL power control loop.

#### **Output amplitude reference (AREF)**

The voltage swing at the CML compatible output stages DOUT, DOUTQ; COUT, COUTQ; DLOOP, DLOOPQ and CLOOP, CLOOPQ can be controlled by adjusting the voltage at the AREF pin. An internal voltage divider of 500  $\Omega$  and 16 k $\Omega$  between GND and V<sub>EE</sub> initially fixes this level.

In most applications the outputs will be DC coupled to a load, which can be as low as 50  $\Omega$  (±0.20%). The output level regulation circuit will maintain a 200 mV peak-to-peak single-ended swing across this load. The voltage at AREF is half the single-ended peak-to-peak value of the output signal (or –100 mV in this case). No adjustments are necessary with DC coupling.

If the outputs are AC coupled, however, the voltage at AREF is half the single-ended peak-to-peak value of the

output signal multiplied by a factor  $\frac{R_L + R_o}{R_L}$ 

where R  $_{\text{L}}$  is the external load and R  $_{\text{o}}$  is the output impedance of the TZA3004HL.

To maintain a 200 mV peak-to-peak single-ended swing across a 50  $\Omega$  AC coupled load, the voltage at AREF must

be 
$$\frac{-100 \text{ mV} \times (50 \Omega + 100 \Omega)}{50 \Omega} = -300 \text{ mV}.$$

This can be achieved by connecting a 7.3 k $\Omega$  resistor between AREF and V\_{EE}.

The formulae for calculating the required voltage at AREF and the external resistance needed between AREF and  $V_{EE}$  when the outputs are AC coupled are:

$$V_{AREF} = -\frac{R_{L} + R_{o}}{R_{L}} \times \frac{1}{2} V_{swing}$$
(1)

and:

$$R_{AREF} = \frac{R1 \times \left(\frac{V_{EE}}{V_{AREF}} - 1\right)}{1 - \left(\frac{R1}{R2} \times \left(\frac{V_{EE}}{V_{AREF}} - 1\right)\right)}$$
(2)

where R1 = 500  $\Omega,$  R2 = 16 k $\Omega$  and V<sub>EE</sub> = –3.3 V. R<sub>AREF</sub> is connected between AREF and V<sub>EE</sub>.

#### Loop mode enable (ENL)

Loop mode is provided for system testing. Loop mode is enabled by applying a voltage lower than 0.8 V (TTL LOW) to the ENL pin. This selects loop mode outputs DLOOP, DLOOPQ and CLOOP, CLOOPQ. If a voltage greater than 2.0 V (TTL HIGH) is applied to ENL, then DOUT, DOUTQ and COUT, COUTQ are switched in while DLOOP, DLOOPQ and CLOOP, CLOOPQ are disabled to minimize power consumption. If ENL is connected to V<sub>EE</sub> (–3.3 V), all outputs are enabled.

#### External capacitor for loop filter (CAPUPQ; CAPDOQ)

The loop filter is an integrator with a built in capacitance of  $2 \times 130$  pF. An external 200 nF capacitance must be connected between CAPUPQ and CAPDOQ to ensure loop stability while the frequency window detector is active.

#### Lock detection (LOCK)

The LOCK pin should be interpreted as an indication if the reference clock (CREF) is present and if the acquisition aid (frequency window detector) is working properly. The LOCK pin is an open collector TTL output and should be pulled up with a 10k $\Omega$  resistor to the positive supply. If the VCO frequency is within a 1000 ppm window around the desired frequency the LOCK pin will go HIGH. If no reference clock is present, or the VCO is outside the 1000 ppm window, the LOCK pin will be LOW. The logic level of LOCK does not indicate if the PLL is locked onto the incoming data; this is indicated by the LOS signal.

#### STM mode selection (SEL155)

SEL155 should be connected to V<sub>EE</sub> for STM1/OC3 (155.52 Mbits/s) operation. For STM4/OC12 (622.08 Mbits/s) systems, SEL155 should be connected to GND. The connections to V<sub>EE</sub> and GND should have low resistance and inductance. Short PCB tracks are recommended.

| Table 1 | STM | Mode | Select |
|---------|-----|------|--------|
|---------|-----|------|--------|

| MODE | BIT RATE<br>Mbits/s | DIV # | SEL155          |
|------|---------------------|-------|-----------------|
| STM1 | 155.52              | 16    | V <sub>EE</sub> |
| STM4 | 622.08              | 4     | GND             |

### TZA3004HL

#### Loss-of-signal detection (LOS)

The Loss of Signal (LOS) function is closely related to the Alexander Phase Detector functionality. Refer to Fig.3 for the meaning of A,B and T in this section.

In the functional description it is described that the phase detector doesn't take any action if the value at sample points A and B is the same, because there hasn't been any transition. However, if the values at A and B are the same, but different from T, this still means there hasn't been any transition, but somehow T got the wrong value. This is probably due to noise or bad signal integrity, which will lead to a Bit Error. Hence the occurrence of this particular situation is an indication for Bit Errors. If too many of these Bit Errors occur per time and the PLL is gradually losing lock, the LOS alarm is asserted. The LOS assert level is around a Bit Error Rate (BER) of  $5 \cdot 10^{-2}$  and the de-assert level is around BER of  $1 \cdot 10^{-3}$ .

The LOS detection is BER related, but neither dependent of datastream content, nor protocol. Therefore, a SDH/SONET datastream is no prerequisite for a proper LOS function. Since the LOS function of the TZA3004HL is derived from digital signals, it is a good supplement to an analog, amplitude based, LOS indication.

The LOS alarm is an open collector TTL compatible output. A pull-up resistor should be connected to a positive supply. LOS will be HIGH (TTL) if the data signal is absent at DIN, DINQ or BER is >  $5 \cdot 10^{-2}$ , otherwise it will be LOW (BER <  $1 \cdot 10^{-3}$ ).

#### Reference frequency select (REF19, REF39)

A reference clock signal (either 19.44 MHz or 38.88 MHz, whichever is available) must be connected to CREF and CREFQ. Pins REF19 and REF39 are used to select the appropriate output frequency at frequency divider 2. Since the reference clock is only used as acquisition aid for the PLL (Frequency Window Detector), the quality of the reference clock is not important. There is no phase noise specification imposed on the reference clock generator and even frequency stability may be in the order of 100 ppm. In general most inexpensive crystal based oscillators are suitable.

| Table 2 | Reference | Frequency | Select |
|---------|-----------|-----------|--------|
|---------|-----------|-----------|--------|

| FREQUENCY<br>MHz | DIV # | REF19           | REF39           |
|------------------|-------|-----------------|-----------------|
| 38.88            | 64    | V <sub>EE</sub> | V <sub>EE</sub> |
| 19.44            | 128   | GND             | V <sub>EE</sub> |

#### Objective specification

# SDH/SONET data and clock recovery unit STM1/4 OC3/12

#### POSITIVE SUPPLY APPLICATION

Due to the versatile design of the TZA3004HL, the device can also operate in a positive supply application, although some pins have a different mode of operation. This section deals with these differences and supports the user with successful application of the TZA3004HL in a +5V environment. A sample application diagram can be found in figure 4. Note that all GND pins are now connected to VCC. All VEE pins are not connected to ground, but to pin 25, the regulated voltage from the power controller.

#### Loop mode and normal mode output select (ENL)

In a positive supply application, the default RF output will be the LOOP MODE outputs. Due to the decoding logic at the  $\overline{ENL}$  pin, it is only possible to select the pins DLOOP(Q) and CLOOP(Q) as outputs or enable **all** outputs. If  $\overline{ENL}$  is connected to VCC (+5V), the LOOP MODE outputs are active. All outputs become active If  $\overline{ENL}$  is connected to pin VEE (the voltage on pin 25 is approximately 3.3V below VCC). Beware not to connect ENL to ground, this would destroy the IC. In the positive supply application the NORMAL MODE outputs can not be selected anymore.

#### Loss of signal detect and Lock detect (LOS & LOCK)

In the negative supply application, LOS and LOCK are open collector outputs, that require pull-up resistors to a positive supply. In the positive supply application, the pull-up voltage would be higher then the positive supply and the LOS and LOCK signals would not be TTL compatible. The internal circuit at pins LOS and LOCK can however be used in a current mirror configuration. It requires only an external PNP transistor, BC857 or equivalent, to mirror the current. A 10k $\Omega$  pull-down resistor to ground yields a TTL compatible signal again, albeit inverted. The table below shows the meaning of the LOS and LOCK flag, when used according to the application schematic of figure 4.

| Table 3 | LOS and LOCK indication for posi | tive supply |
|---------|----------------------------------|-------------|
|---------|----------------------------------|-------------|

| SIGNAL        | DESCRIPTION                                               | LEVEL       | TTL  |
|---------------|-----------------------------------------------------------|-------------|------|
| LOS active    | Loss-of-signal; BER >5 10 <sup>-2</sup>                   | 0V (ground) | LOW  |
| LOS inactive  | No loss-of-signal; BER < 1 10 <sup>-3</sup>               | +5V (VCC)   | HIGH |
| LOCK active   | Reference clock present and VCO in 1000 ppm window        | 0V (ground) | LOW  |
| LOCK inactive | No reference clock present or VCO outside 1000 ppm window | +5V (VCC)   | HIGH |

#### **Divider settings**

The reference frequency dividers and the STM mode selectors still operate the same in a positive supply application. The only difference is that pins formerly connected to GND (ground) should now be connected to VCC (+5V), whereas pins connected to VEE still should be connected to pin VEE (pin 25). Connection to ground (0V) will damage the IC.

#### **RF input/outputs**

All RF inputs, outputs and internal signals of the TZA3004HL are referenced to the most positive supply,

pins GND. In the positive supply application, this means all RF signals are referenced to VCC. Therefore a clean VCC rail is of ultimate importance for proper RF performance. The best performance is obtained when the transmission line reference plane is also decoupled to the VCC. Careful design of VCC and good decoupling schemes should be taken into account. While designing the printed circuit board, bear in mind that the VCC has become what was formerly ground.

### TZA3004HL

#### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL           | PARAMETER                                       | MIN.                  | MAX. | UNIT |
|------------------|-------------------------------------------------|-----------------------|------|------|
| V <sub>EE</sub>  | negative supply voltage                         | -6                    | +0.5 | V    |
| V <sub>n</sub>   | DC voltages                                     |                       |      |      |
|                  | pins 3, 4, 6, 7, 21, 22, 33, 34, 42, 43, 45, 46 | -1                    | +0.5 | V    |
|                  | pins 1, 12, 39                                  | V <sub>EE</sub> – 0.5 | +5.5 | V    |
|                  | pins 9, 24, 30, 37, 48                          | V <sub>EE</sub> – 0.5 | +0.5 | V    |
|                  | pins 15, 16                                     | V <sub>EE</sub> + 0.5 | -0.5 | V    |
| In               | input current                                   |                       |      |      |
|                  | pin 1                                           | -                     | 1    | mA   |
|                  | pins 21, 22, 33, 34                             | -20                   | +10  | mA   |
| P <sub>tot</sub> | total power dissipation                         | -                     | 700  | mW   |
| T <sub>amb</sub> | ambient temperature                             | -40                   | +85  | °C   |
| Tj               | junction temperature                            | -40                   | +110 | °C   |
| T <sub>stg</sub> | storage temperature                             | -65                   | +150 | °C   |

#### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                        | CONDITIONS  | VALUE | UNIT |
|----------------------|--------------------------------------------------|-------------|-------|------|
| R <sub>th(j-s)</sub> | thermal resistance from junction to solder point |             | 46    | K/W  |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient      | in free air | 67    | K/W  |

#### Note

1. Thermal resistance from junction to ambient is determined with the IC soldered on a standard single sided 57x57x1.6mm FR4 epoxy PCB with 35μm thick copper traces. The measurements are performed in free air.

### TZA3004HL

#### CHARACTERISTICS

External supply voltage = -4.5 V;  $T_{amb}$  =  $-40^{\circ}$ C to  $+85^{\circ}$ C; Typical values at  $T_{amb}$ =25°C; all voltages referenced to GND.

| SYMBOL                           | PARAMETER                                   | CONDITIONS                     | MIN.    | TYP.    | MAX.  | UNIT |
|----------------------------------|---------------------------------------------|--------------------------------|---------|---------|-------|------|
| Supply                           |                                             |                                |         |         | •     | •    |
| V <sub>EE</sub>                  | negative supply voltage                     | note 1                         | -3.50   | -3.30   | -3.10 | V    |
| I <sub>EE</sub>                  | negative supply current                     | open outputs                   | _       | 112     | 155   | mA   |
| Р                                | power dissipation                           |                                | _       | 370     | 550   | mW   |
| Data and C                       | Clock inputs: DIN, DINQ and CREF, C         | REFQ                           |         | •       |       | •    |
| V <sub>i(p-p)</sub>              | input voltage (peak-to-peak) (2)(3)         | 50 $\Omega$ measurement system | 7       | 200     | 450   | mV   |
| V <sub>sens(p-p)</sub>           | input sensitivity (peak-to-peak) (2)(4)     |                                | _       | 2.5     | 7     | mV   |
| VIO                              | input offset voltage                        | _                              | -3      | 0       | +3    | mV   |
| V <sub>I</sub> , V <sub>IQ</sub> | input voltages                              | _                              | -600    | -200    | +250  | mV   |
| Zi                               | single ended input impedance <sup>(2)</sup> | _                              | _       | 50      | _     | Ω    |
| Data and C                       | Clock outputs: DOUT, DOUTQ; DLOO            | P, DLOOPQ; COUT, COUTQ         | and CLC | OP, CLO | OPQ   | •    |
| V <sub>o(p-p)</sub>              | voltage swing (single ended) <sup>(6)</sup> | 50 $\Omega$ measurement system | 170     | 200     | 210   | mV   |
|                                  | voltage swing (single ended) (7)            | -                              | 50      | _       | 400   | mV   |
| V <sub>O</sub> , V <sub>OQ</sub> | output voltages                             | -                              | -600    | _       | 0     | mV   |
| Z <sub>o</sub>                   | single ended output impedance               | -                              | _       | 100     | _     | Ω    |
| t <sub>r</sub> , t <sub>f</sub>  | rise/fall time                              | differential                   |         |         |       |      |
|                                  | data outputs                                |                                | _       | 116     | _     | ps   |
|                                  | clock outputs                               |                                | _       | 54      | _     | ps   |
| t <sub>d</sub>                   | data to clock delay                         | note 8                         | 50      | 80      | 110   | ps   |
| Output am                        | plitude adjustment: AREF                    | -                              |         |         | •     | •    |
| V <sub>AREF</sub>                | output amplitude reference voltage          | floating pin                   | -110    | -100    | -90   | mV   |
| Power Cor                        | ntrol output: PC                            |                                | 1       | 1       | -     | 1    |
| 9 <sub>m</sub>                   | transconductance                            |                                | -84     | -60     | -42   | mA/V |
| lo                               | output current                              |                                | 1       | _       | 3.5   | mA   |
| Loop mod                         | e enable input: ENL                         |                                | 1       |         |       | 1    |
| V <sub>IL</sub>                  | LOW-level input voltage                     |                                | _       | _       | 0.8   | V    |
| VIH                              | HIGH-level input voltage                    |                                | 2.0     | _       | _     | V    |
|                                  | and loss-of-signal indicators: LOC          | and LOS                        |         |         |       |      |
| V <sub>OL</sub>                  | HIGH-level output voltage                   | note 9                         | -0.6    | _       | _     | V    |
| V <sub>OH</sub>                  | LOW-level output voltage                    | note 9                         | _       | _       | 3.3   | V    |

## TZA3004HL

| SYMBOL                               | PARAMETER                       | CONDITIONS       | MIN. | TYP.   | MAX. | UNIT |
|--------------------------------------|---------------------------------|------------------|------|--------|------|------|
| t <sub>a</sub>                       | LOS assert time                 | note 10          | _    | 0.1    | -    | μs   |
| t <sub>d</sub>                       | LOS de-assert time              |                  | _    | 10     | _    | μs   |
| BER <sub>LOS</sub>                   | LOS assert Bit Error Rate       |                  | _    | 5.10-2 | -    | BER  |
|                                      | LOS de-assert Bit Error Rate    |                  | -    | 1.10-3 | -    | BER  |
| PLL Chara                            | cteristics                      |                  |      | ·      |      |      |
| t <sub>acq</sub>                     | acquisition time                | CREF = 19.44 MHz | _    | 50     | 200  | μs   |
|                                      |                                 | CREF = 38.88 MHz | _    | 100    | 200  | μs   |
| J <sub>tol(p-p)</sub> <sup>(5)</sup> | jitter tolerance (peak-to-peak) | STM1/OC3 mode    |      |        |      |      |
|                                      |                                 | f = 6.5 kHz      | 1.5  | >5     | -    | UI   |
|                                      |                                 | f = 65 kHz       | 0.15 | 1.3    | -    | UI   |
|                                      |                                 | f = 1 MHz        | 0.15 | 0.8    | -    | UI   |
|                                      |                                 | STM4/OC12 mode   |      |        |      |      |
|                                      |                                 | f = 25 kHz       | 1.5  | >5     | -    | UI   |
|                                      |                                 | f = 100 kHz      | 0.7  | 3      | -    | UI   |
|                                      |                                 | f = 250 kHz      | 0.15 | 1.3    | -    | UI   |
|                                      |                                 | f = 1 MHz        | 0.15 | 0.50   | -    | UI   |
|                                      |                                 | f = 5 MHz        | 0.15 | 0.35   | -    | UI   |
| TDR                                  | transitionless data run         | note 6           | -    | 2000   | -    | bits |

#### Notes

- 1. Typical supply voltage for the voltage regulator is -4.5 V (see Fig.4).
- 2. It is assumed that both CML inputs carry a complementary signal with the specified peak-to-peak value. (true differential excitation)
- 3. The specified input voltage range is the guaranteed and tested range for proper operation; BER <10<sup>-10</sup>.
- 4. An input sensitivity for BER <10<sup>-10</sup> of 7 mVpp is guaranteed. Typical input sensitivity for BER <10<sup>-10</sup> is 2.5mVpp.
- 5. CML inputs are terminated internally using 50  $\Omega$  on-chip resistors to ground (GND).
- 6. Output voltage range with default reference voltage on AREF (floating pin).
- 7. Output voltage range with adjustment of voltage on AREF (see section "Output amplitude reference (AREF)").
- Data to clock delay according to figure 7. Measured with 1010 data pattern, single ended output signals and rising edge of COUT to DOUT or CLOOP to DLOOP. Note that small deviations from specified value are possible if differentially measured.
- 9. External 10 k $\Omega$  pull-up resistor to +3.3 V.
- 10. LOS assert/de-assert timing and BER level are for indication only. The values are neither production tested nor guaranteed.
- 11. Measured according ITU specification G.958 on the OM5800 STM4 demoboard.
- 12. TDR is bitrate independent.



TZA3004HL

## SDH/SONET data and clock recovery unit STM1/4 OC3/12

### TYPICAL PERFORMANCE CHARACTERISTICS (CONTINUED)



#### TYPICAL PERFORMANCE CHARACTERISTICS (CONTINUED)



## TZA3004HL

#### TYPICAL PERFORMANCE CHARACTERISTICS (CONTINUED)



#### TYPICAL PERFORMANCE CHARACTERISTICS (CONTINUED)



#### **APPLICATION SCHEMATIC**



## TZA3004HL

#### **APPLICATION INFORMATION (POSITIVE SUPPLY)**



#### PACKAGE OUTLINE



### TZA3004HL

### SOLDERING

#### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"IC Package Databook"* (order code 9398 652 90011).

#### **Reflow soldering**

Reflow soldering techniques are suitable for all LQFP packages.

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to  $250 \,^{\circ}$ C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 °C.

#### Wave soldering

Wave soldering is **not** recommended for LQFP packages. This is because of the likelihood of solder bridging due to closely-spaced leads and the possibility of incomplete solder penetration in multi-lead devices. If wave soldering cannot be avoided, the following conditions must be observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The footprint must be at an angle of 45° to the board direction and must incorporate solder thieves downstream and at the side corners.

# Even with these conditions, do not consider wave soldering LQFP packages LQFP48 (SOT313-2), LQFP64 (SOT314-2) or LQFP80 (SOT315-1).

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### **Repairing soldered joints**

Fix the component by first soldering two diagonallyopposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

## TZA3004HL

#### DEFINITIONS

| Data sheet status                                           |                                                                                                                                                                                                                                                                                                                                                  |  |  |
|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Objective specification                                     | This data sheet contains target or goal specifications for product development.                                                                                                                                                                                                                                                                  |  |  |
| Preliminary specification                                   | This data sheet contains preliminary data; supplementary data may be published later                                                                                                                                                                                                                                                             |  |  |
| Product specification                                       | This data sheet contains final product specifications.                                                                                                                                                                                                                                                                                           |  |  |
| Limiting values                                             |                                                                                                                                                                                                                                                                                                                                                  |  |  |
| more of the limiting values<br>of the device at these or at | accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or<br>may cause permanent damage to the device. These are stress ratings only and operation<br>any other conditions above those given in the Characteristics sections of the specification<br>limiting values for extended periods may affect device reliability. |  |  |
| Application information                                     |                                                                                                                                                                                                                                                                                                                                                  |  |  |
|                                                             |                                                                                                                                                                                                                                                                                                                                                  |  |  |

Where application information is given, it is advisory and does not form part of the specification.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

TZA3004HL

NOTES

TZA3004HL

NOTES

## Philips Semiconductors – a worldwide company

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Argentina: see South America Tel. +31 40 27 82785, Fax. +31 40 27 88399 Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113, Tel. +61 2 9805 4455, Fax. +61 2 9805 4466 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 160 1010, Fax. +43 160 101 1210 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 200 733, Fax. +375 172 200 773 Belgium: see The Netherlands Brazil: see South America Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, 51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 689 211, Fax. +359 2 689 102 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700 Colombia: see South America Czech Republic: see Austria Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, Tel. +45 32 88 2636, Fax. +45 31 57 0044 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615800, Fax. +358 9 61580920 France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex, Tel. +33 1 40 99 6161, Fax. +33 1 40 99 6427 Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +49 40 23 53 60, Fax. +49 40 23 536 300 Greece: No. 15, 25th March Street, GR 17778 TAVROS/ATHENS, Tel. +30 1 4894 339/239, Fax. +30 1 4814 240 Hungary: see Austria India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025, Tel. +91 22 493 8541, Fax. +91 22 493 0966 Indonesia: see Singapore Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Italy: PHILIPS SEMICONDUCTORS, Piazza IV Novembre 3, 20124 MILANO, Tel. +39 2 6752 2531, Fax. +39 2 6752 2557 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108, Tel. +81 3 3740 5130, Fax. +81 3 3740 5077 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880 Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905,

Tel. +9-5 800 234 7381 Middle East: see Italy

For all other countries apply to: Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

© Philips Electronics N.V. 1998

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

425102/200/01/pp24

Date of release: 1998 Feb 09

Document order number: 9397 750 03271

Let's make things better.

Internet: http://www.semiconductors.philips.com







Tel. +90 212 279 2770, Fax. +90 212 282 6707

252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461

United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Haves. MIDDLESEX UB3 5BX, Tel. +44 181 730 5000, Fax. +44 181 754 8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409,

Tel. +1 800 234 7381

Uruguay: see South America

Vietnam: see Singapore Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD, Tel. +381 11 625 344, Fax.+381 11 635 777

SCA57